# A Charge-Based Low-Power High-SNR Capacitive Sensing Interface Circuit

Sheng-Yu Peng, Student Member, IEEE, Muhammad S. Qureshi, Student Member, IEEE, Paul E. Hasler, Senior Member, IEEE, Arindam Basu, Student Member, IEEE, and F. Levent Degertekin, Senior Member, IEEE

Abstract—This paper describes a low-power approach to capacitive sensing that achieves a high signal-to-noise ratio (SNR). The circuit is composed of a capacitive feedback charge amplifier and a charge adaptation circuit. Without the adaptation circuit, the charge amplifier only consumes 1  $\mu W$  to achieve the audio band SNR of 69.34 dB. An adaptation scheme using Fowler-Nordheim tunneling and channel hot-electron injection mechanisms to stabilize the dc output voltage is demonstrated. This scheme provides a very low frequency pole at 0.2 Hz. The measured noise spectrums show that this slow-time scale adaptation does not degrade the circuit performance. The dc path can also be provided by a large feedback resistance without causing extra power consumption. A charge amplifier with a MOS-bipolar pseudo-resistor feedback scheme is interfaced with a capacitive micromachined ultrasonic transducer to demonstrate the feasibility of this approach for ultrasound applications.

*Index Terms*—Capacitive circuit, capacitive sensing circuit, channel hot-electron injection, charge amplifier, floating-gate circuit, Fowler–Nordheim tunneling, MEMS microphone interface circuit.

## I. MOTIVATIONS FOR CAPACITIVE SENSING CIRCUITS

APACITIVE transduction is one of the most important and widely used techniques in microsystems to detect the force, pressure, as well as the position, velocity, or acceleration of a moving object. In a typical two-chip hybrid approach as shown in Fig. 1(a), there is a parasitic capacitance at the interconnect resulting from the bonding wires and pads. This parasitic capacitance, as well as the static sensor capacitance, is usually much larger than the varying capacitance to be sensed. Additionally, there exist some unpredictable and undesired leakage currents at the sensor-electronics interface. Power consumption is another critical issue in many applications. Designing low-power interface circuits that have high sensitivity and a large dynamic range is not a trivial task. In this paper, we propose a new approach to sensing capacitive changes. As shown in Fig. 1(b), the circuit is composed of a capacitive feedback charge amplifier and a charge adaptation circuit. The charge amplifier in our approach operates continuously in time and can be viewed as a capacitive circuit. To cope with the charge

The authors are with the Georgia Institute of Technology, Atlanta, GA 30319 USA (e-mail: sypeng@ece.gatech.edu).

Digital Object Identifier 10.1109/TCSI.2008.918006



Fig. 1. Capacitive sensing diagrams. (a) In a typical two-chip hybrid approach, the small variance of the sensing capacitor  $\Delta C$ , the large parasitic capacitance  $C_w$ , and the static capacitance  $C_{\rm sensor}$ , as well as the leakage currents at the interconnect make the sensing circuit design a challenge. (b) A new approach to sensing capacitive change by using a charge amplifier with a charge adaptation circuit.

and leakage currents at the floating node, methods based on floating-gate circuit techniques [1]–[3] are employed to adapt the charge. We will show that this approach can achieve a high signal-to-noise ratio (SNR).

In Section II, we introduce some capacitive circuits that lead to a capacitive sensing implementation. The analysis of a capacitive sensing charge amplifier is detailed in Section III. In Section IV, we demonstrate how to use floating-gate-based adaptation techniques to auto-zero the output dc voltage. An experiment conducted on a charge amplifier interfaced with a capacitive ultrasonic micromachined transducer (CMUT), demonstrates the feasibility of this approach for ultrasonic applications. A design procedure is proposed in Section V. We compare our work with previous approaches and draw the conclusions in the final section.

# II. CAPACITIVE CIRCUITS

Capacitors are natural elements in a MOS process, and, therefore, the capacitive circuit approach is a practical and an efficient technique for IC designers. The transfer function expression of the capacitive circuit in Fig. 2(a) is similar to that of a resistive voltage divider. The difference is the extra voltage term,  $V_Q = Q/(C_1 + C_2)$ , set by the charge at the

Manuscript received February 1, 2007; revised August 31, 2007 and December 22, 2007. First published February 7, 2008; last published August 13, 2008 (projected). This work was supported in part by the National Institutes of Health under Grant 5R01DC005762 and Grant 1R01HL082811. This paper was recommended by Associate Editor J. Silva-Martinez.



Fig. 2. Capacitive circuits. (a) A capacitive voltage divider. (b) A capacitive feedback amplifier. (c) A capacitive feedback amplifier for capacitive sensing.



Fig. 3. Schematics of small-signal models and a cascode OTA. (a) The small-signal model of the capacitive sensing circuit. (b) A single-stage cascode operational transconductance amplifier. (c) The small-signal model of (a) for noise analysis. (d) The simplified small-signal model from (b) for noise analysis.

output floating node. In Fig. 2(b), the closed-loop gain of a capacitive circuit with a feedback around an amplifier is  $-C_1/C_2$ . There is also a charge dependent term,  $V_Q = Q/C_2$ , in the output voltage expression. Traditionally, floating-node approaches have been avoided because the charge on floating nodes is neither predictable nor controllable. However, recent advancements in the floating-gate technology, especially in programming [1] and adapting [2] floating-gate charges, make these floating-node approaches possible. The schematic shown in Fig. 2(c) is a practical capacitive sensing circuit stemming from the circuit in Fig. 2(b). All of the parasitic capacitances from the floating node to the ground are modeled by  $C_w$ . This paper will show that this new design notion results in a simpler capacitive sensing circuit with better performance.

# III. CHARGE AMPLIFIER FOR CAPACITIVE SENSING

Although the preliminary analysis has been presented elsewhere [4], [5], the complete analysis of the capacitive sensing charge amplifier will be detailed in this section. The small-signal model of the circuit in Fig. 2(c) is shown in Fig. 3(a). The amplifier is modeled as a first-order system. The topology can be a simple cascode operational transconductance amplifier (OTA), which is shown in Fig. 3(b), a folded cascode amplifier, or a cascode common-source amplifier. If the amplifier has two stages, although similar results can be derived, the dominant pole will depend on the compensation capacitance and the power consumption will be larger.

#### A. Transfer Function

We can express the dc output voltage as

$$V_{\rm out} = -\frac{V_{\rm bias}C_{\rm sensor} + Q}{C_f(1+\rho)} \tag{1}$$

where  $\rho = C_T/(C_f A_v)$ ,  $A_v = G_m R_o$ ,  $C_T = C_{\text{sensor}} + C_w + C_f$ , and Q is the charge on the floating node. Usually, the amplifier gain should be designed sufficiently high  $(A_v \gg C_T/C_f$  and  $\rho \ll 1)$  so that (1) can be approximated as

$$V_{\rm out} \approx -\frac{V_{\rm bias}C_{\rm sensor} + Q}{C_f} \text{ as } \rho \to 0.$$
 (2)

The dc level of  $V_{\text{out}}$  can be set at the midrail by either adjusting the noninverting terminal voltage if the floating-gate charge is fixed or by adjusting the floating-gate charge according to the output voltage.

The output voltage varies linearly with the sensor capacitance as

$$\Delta V_{\text{out}} = -\frac{V_{\text{bias}}}{C_f (1+\rho)} \cdot \Delta C_{\text{sensor}}.$$
 (3)

The circuit can achieve high sensitivity if a large value of  $V_{\text{bias}}$  and a small value of  $C_f$  are used. In Fig. 4, we show a music waveform recorded from a version of our capacitive sensing circuit interfaced with an audio MEMS microphone.



Fig. 4. Measured waveform: the input music waveform and the recorded waveform from a capacitive feedback amplifier. The distortion comes from the nonlinearity of the speaker, the background 60-Hz noise, the offset of the OTA, and the limitation of the supply rails.

If the floating-node voltage is regulated by the feedback and is assumed to be constant, the transfer function can be expressed as

$$=\frac{nqU_T}{2\kappa}\cdot\frac{C_T}{C_fC_o}\cdot\frac{1}{1+\rho}.$$
(8)

$$\frac{V_{\text{out}}(s)}{C_{\text{sensor}}(s)} = -\frac{V_{\text{bias}}}{C_f(1+\rho)} \cdot \frac{1-s\frac{C_f}{G_m}}{1+s\tau}$$
(4)

where  $\tau$  is the time constant of the circuit and is given as

$$\tau = \frac{1}{\omega_{3\rm dB}} = \frac{C_{\rm eff}}{G_m(1+\rho)} \tag{5}$$

where  $C_{\text{eff}} = \left(C_o C_T - C_f^2\right)/C_f$  and  $C_o = C_L + C_f$ . Typically, both  $C_{\text{sensor}}$  and  $C_L$  are larger than  $C_f$ . The zero due to capacitive feedthrough is at a much higher frequency than the amplifier bandwidth. If the amplifier gain is sufficiently high  $(A_v \gg C_T/C_f)$ , the transfer function can be approximated as

$$\frac{V_{\text{out}}(s)}{C_{\text{sensor}}(s)} = -\frac{V_{\text{bias}}}{C_f} \cdot \frac{1 - s\frac{C_f}{G_m}}{1 + s\frac{C_{\text{eff}}}{G_m}}.$$
(6)

#### B. Noise Analysis

We can calculate the output-referred noise power from the small-signal model in Fig. 3(c). If  $V_{fg}$  and  $V_{out}$  are related by a capacitive divider, the small-signal model can be further simplified as shown in Fig. 3(d), where  $R_x = C_T/(C_f G_m)$ . The output-referred voltage noise can be expressed as

$$\hat{V}_{\text{out,total}}^2 = \frac{\tilde{i}_o^2}{4G_m} \cdot \frac{C_T}{C_f C_o} \cdot \frac{1}{1+\rho}$$
(7)

In (8), the differential pair transistors are assumed to be operating in the subthreshold region and

$$\tilde{i}_o^2 = \frac{2}{\kappa} nq U_T G_m \left(\frac{A^2}{\text{Hz}}\right) \tag{9}$$

where  $\kappa$  is the subthreshold slope coefficient of a MOS transistor, n is the effective number of noisy transistors, q is the charge of an electron,  $U_T$  is the thermal voltage, and  $G_m$  is the transconductance of a transistor. The result is consistent with that in [6] where the transistors are assumed to be operating in the above threshold region.

# C. Maximum Dynamic Range Analysis

Assuming that the nonlinearity of the circuit comes from the voltage-controlled current source of the transconductance amplifier, we define  $\Delta V_{\text{lin,max}}$  as the maximum input linear voltage. When the input voltage is smaller than or equal to  $\Delta V_{\text{lin,max}}$ , the output current is linear to the input voltage with some tolerable distortion. For example, if the OTA shown in Fig. 3(b) is used and the differential pair operates in the subthreshold region, we can have the *I*–*V* relation as

$$I_{\text{out}} = I_b \tanh\left(\frac{\kappa V_d}{2U_T}\right) \tag{10}$$

$$\approx I_b \frac{\kappa \Delta V_{fg}}{2U_T} \tag{11}$$

where  $I_b$  is the tail current and  $V_d$  is the OTA input differential voltage. The hyperbolic-tangent function causes the nonlinearity of the circuit. In Fig. 5, we plot the relation between the



Fig. 5. Nonlinearity of an OTA: the relation between the THD and the maximum input linear voltage of a differential pair in the subthreshold region. The THD is calculated from (10) with  $U_T = 25$  mV and  $\kappa = 0.7$ .

total harmonic distortion and the maximum input linear range  $\Delta V_{\text{lin,max}}$  of the differential pair. If  $V_d \leq \Delta V_{\text{lin,max}} = 8 \text{ mV}$ , we can approximate

$$G_m \approx \frac{\kappa I_b}{2U_T}$$
 (12)

with -60-dB total harmonic distortion (THD).

The maximum output linear range  $\Delta V_{\text{out,max}}$  can be obtained from the transfer function of  $V_{fg}$  to  $V_{\text{out}}$  as

$$|\Delta V_{\text{out,max}}(j\omega)| = \left| \frac{(j\omega)C_f - G_m}{(j\omega)C_o + \frac{G_m}{A_v}} \Delta V_{fg}(j\omega) \right|$$
$$\leq \left| \frac{(j\omega)C_f - G_m}{(j\omega)C_o + \frac{G_m}{A_v}} \right| \Delta V_{\text{lin,max}}. \quad (13)$$

A normalized variable  $\eta$  can be defined as  $\eta = \omega/\omega_{3dB} = \omega \tau$ . We can rewrite (13) as

$$|\Delta V_{\text{out,max}}(\eta)| \le \frac{C_T}{C_f} \cdot \frac{\Delta V_{\text{lin,max}}}{\sqrt{\eta^2 (1+\rho)^2 + \rho^2}}.$$
 (14)

If the gain of the amplifier and the bandwidth of the circuit are both infinite (i.e.,  $\rho = 0$  and  $\eta = 0$ , respectively), from (14), it implies that the maximum output linear range is also infinite. The circuit is completely linear in this ideal scenario, if the limitations from supply rails are not taken into account.

In reality, the amplifier has a high but finite gain  $(0 < \rho \ll 1)$ and, to save power, the operating frequency is usually close to and within the bandwidth  $(\eta \approx 1)$ . We can approximate (14) as

$$|\Delta V_{\text{out,max}}(\omega)| \le \frac{G_m}{C_o} \cdot \frac{\Delta V_{\text{lin,max}}}{\omega}.$$
 (15)

From (15), we can increase the output linear range by increasing  $G_m$  or by decreasing the load capacitance. If  $\Delta V_{\rm out,max}$  is defined as the maximum output linear range in the worst scenario within the bandwidth, we can have

$$\Delta V_{\text{out,max}} \equiv \inf_{0 < \omega \le \omega_{3\text{dB}}} \frac{G_m}{C_o} \cdot \frac{\Delta V_{\text{lin,max}}}{\omega}$$



Fig. 6. Setup for audio measurements and the micrographs. (a) Setup of the capacitive sensing measurement. The charge adaptation circuitry is disabled by connecting the tunneling and the drain voltages to 3.3 V. The noninverting terminal voltage is adjusted so that the output voltage is at the midrail. (b) A die microphotograph of a version of the capacitive feedback amplifier fabricated in a 0.5- $\mu$ m double-poly CMOS process. (c) Micrograph of the MEMS sensor used in the measurement.

$$= \frac{G_m}{C_o} \cdot \frac{\Delta V_{\text{lin,max}}}{\omega_{3\text{dB}}}$$
$$= \frac{C_T}{C_f} \cdot \Delta V_{\text{lin,max}}$$
(16)

which is the lower bound of the maximum output linear range.

#### D. SNR Analysis

The lower bound of the circuit SNR can be obtained from (16) and (8) and can be expressed as

$$\operatorname{SNR} \ge C_{\operatorname{eff}} \cdot \frac{2\kappa \Delta V_{\operatorname{lin,max}}^2}{nqU_T}.$$
 (17)

If the circuit bandwidth is fixed (17) can be expressed as

$$\operatorname{SNR}(\omega) \approx C_{\text{eff}} \cdot \omega_{3dB}^2 \cdot \frac{2\kappa \Delta V_{\text{lin,max}}^2}{nqU_T} \cdot \frac{1}{\omega^2(1+\rho)}.$$
 (18)

For a given signal frequency, the SNR can be increased by increasing  $G_m$  or decreasing  $C_{\text{eff}}$ .

#### E. Setup and Measurement Results

A version of the capacitive sensing circuit was fabricated in a 0.5- $\mu$ m double-poly CMOS process. A MEMS microphone sensor fabricated in the Sandia National Laboratory's siliconbased SwIFT-Lite process [7] is used to test the circuit. The typical value of the sensor capacitance is in the range of pico farads. The measurement setup and the micrographs are shown in Fig. 6. An ultrathin card-type speaker is used as the acoustic signal source. A tunneling junction and an indirect injection transistor are integrated on the chip as parts of the floating-node



Fig. 7. Measured output signal and noise spectrums. A card type speaker is used as the 1-kHz acoustic signal source and a MEMS microphone is interfaced with the circuit. -38-dB THD is observed when the output is 1 V<sub>rms</sub>.

charge adaptation circuit. To measure the characteristics without any charge adaptation circuit, both tunneling and drain voltages are tied to 3.3 V. The floating-node voltage can settle slowly to an equilibrium value, which is very sensitive to the environmental electromagnetic interference. To avoid the perturbation of the floating-node voltage, the chip and the sensor are placed inside a shielding metal box. In this setup, we can carefully adjust the noninverting terminal voltage to set the output dc level at the midrail.

The spectrum of an output waveform with 1-V magnitude at 1 kHz with -38-dB THD is shown in Fig. 7. The distortion comes from the offset, the cascoded output stage of the amplifier, as well as the nonlinearity of the speaker and the MEMS sensor. In the same plot, we also show the noise spectrum of the sensing circuit without the MEMS sensor. The output noise depends on the input capacitance as analyzed in (8). To have a better idea of the circuit noise performance when it is "interfaced" with a MEMS sensor, we replace the sensor with a 2-pF linear capacitor. By varying the tail current of the OTA, three noise spectrums that have power consumption of 1, 0.23, , and 0.13  $\mu$ W are measured and plotted in Fig. 8. As expected from (5) and (8), increasing  $G_m$  results in a higher bandwidth with the cost of more power consumption, but the total output thermal noise is independent of  $G_m$ . If the sensing circuit is followed by a low-pass filter that limits the noise bandwidth inside the audio band (i.e., 20 Hz to 20 kHz with uniform weighting), the resulting output noise can be reduced by burning more power.

The integrated total output noise over the entire bandwidth is 570  $\mu$ V<sub>rms</sub>. The integrated thermal noise is 520  $\mu$ V<sub>rms</sub>, which is slightly higher than 370  $\mu$ V<sub>rms</sub>, estimated from (8). When the power consumption is 1  $\mu$ W, the 1/*f* corner is around 2 kHz, and the integrated flicker noise in that range is 225  $\mu$ V<sub>rms</sub>. The integrated total output noise in the audio band is 341  $\mu$ V<sub>rms</sub>. The corresponding minimum detectable capacitance variation in the audio band is 83 aF, which can be derived from (6) using the parameters listed in Table I. The capacitance sensitivity in the audio band is 0.59 aF/ $\sqrt{\text{Hz}}$  and the minimum detectable displacement is 20.76 × 10<sup>-3°</sup> A/ $\sqrt{\text{Hz}}$ . The SNR of the circuit



Fig. 8. Noise spectrums of a charge amplifier with a linear inxput capacitor: The circuit is connected to a linear 2 pF capacitor. The tail current of the OTA amplifier is tunable and the corresponding power consumptions of the three noise spectrums are 1, 0.23, and 0.13  $\mu$ W, respectively. The bandwidth increases as the power increases but the total output noise remains constant. The noise in the audio band can be reduced by consuming more power if the circuit is followed by a low-pass filter.

 TABLE I

 Audio MEMS Sensor Measurement Parameters and Results

| CIRCUIT PARAMETERS                       |                                                 |  |  |  |  |
|------------------------------------------|-------------------------------------------------|--|--|--|--|
| Area                                     | $390	imes 200\mu\mathrm{m}^2$                   |  |  |  |  |
| Power Supply                             | 3.3V                                            |  |  |  |  |
| Amplifier Power Consumption              | $1\mu{ m W}$                                    |  |  |  |  |
| Open-Loop Gain                           | $80\mathrm{dB}$                                 |  |  |  |  |
| Sensor Bias Voltage $V_{\text{bias}}$    | 3.3V                                            |  |  |  |  |
| Feedback Capacitance $C_{\rm f}$         | $800\mathrm{fF}$                                |  |  |  |  |
| MEASUREMENT RESULTS AND PERFORMANCE      |                                                 |  |  |  |  |
| Measured Leakage Current                 | $5\mathrm{fA}$ to $1\mathrm{pA}$                |  |  |  |  |
| Output-referred Noise (Audio Band)       | $341\mu { m V_{rms}}$                           |  |  |  |  |
| Signal to Noise Ratio (Audio Band)       | $69.34\mathrm{dB}$                              |  |  |  |  |
| Min. Detectable Capacitance (Audio Band) | 83 aF                                           |  |  |  |  |
| Capacitance Sensitivity @1kHz            | $0.59\mathrm{aF}/\sqrt{\mathrm{Hz}}$            |  |  |  |  |
| Min. Detectable Displacement @1kHz       | $20.76\times10^{-4}\text{\AA}/\sqrt{\text{Hz}}$ |  |  |  |  |

is 64.88 dB over the entire bandwidth and is 69.34 dB in the audio band with the power consumption of 1  $\mu$ W.

## IV. CAPACITIVE SENSING WITH CHARGE ADAPTATION

In the previous section, we have shown that using capacitive feedback charge amplifier to sense capacitance change can achieve high SNR with low power consumption. The performance will be compared with other works in Section VI. Although we can set the output dc level by adjusting the voltage at the noninverting terminal, it is not stable. Without the shielding metal box, the output voltage is prone to being saturated to the supply rails because the floating-node voltage is very sensitive to the electromagnetic interference in the testing environment. In this section, we demonstrate how the floating-gate techniques are employed to stabilize the output dc level.

# A. Setup and Measurements for Audio Applications

The schematic used to demonstrate the capacitive sensing circuit with the charge adaptation circuit is shown in Fig. 9. To re-



Fig. 9. Setup for the measurement with charge adaptation scheme. An indirect injection transistor and a tunneling junction are integrated on chip. A comparator composed of discrete transistors provides the drain voltage of the injection transistor so that the injection current can balance out the tunneling and the leakage currents.

duce the leakage current caused by the ESD protection circuits, the sensor is bonded to the chip with electronics via a bare pad. The leakage current at the connection can be integrated directly by the charge amplifier. The measured leakage current ranges between 5 fA and 1 pA depending on the biasing voltage and the supply rails.

A tunneling junction and an injection transistor are integrated on chip to compensate for the leakage current. Fowler—Nordheim tunneling current brings electrons away from the floating gate when there is a high voltage across the MOS–capacitor tunneling junction. On the other hand, when there is a high channel-to-source field across the injection transistor with enough channel current, channel hot electrons will be injected onto the floating gate. For a *p*FET transistor, the injection current can be modeled as

$$I_{\rm inj} = I_{inj0} \left(\frac{I_s}{I_{s0}}\right)^{\alpha} \exp\left(-\frac{\Delta V_{\rm ds}}{V_{\rm inj}}\right)$$
(19)

where  $I_{inj0}$  is the quiescent injection current,  $I_s$  is the source current,  $I_{s0}$  is the quiescent source current,  $V_{inj}$  is a device- and bias-dependent parameter, and  $\alpha$  is very close to 1 [2]. The injection current can be controlled by the transistor drain voltage. One of the many possible ways to control the drain voltage according to the output dc level is shown in Fig. 9. In this adaptation scheme, the tunneling voltage is kept constant and only the injection current varies to compensate for the leakage current. The adaptation scheme can auto-zero the output dc voltage to the midrail without affecting circuit performance. The dynamics of these two mechanisms are detailed in [8].

To have enough field to generate the injection current, the supply rail is raised to 6.5 V and the externally applied tunneling voltage is 13 V. As shown in Fig. 10, the output voltage is adapted to the midrail after an upward or a downward step is applied to the sensor bias voltage. The extracted time constants are 5 and 30 s, respectively. This implies that the effective resistance caused by the adaptation scheme is on the scale of  $10^{12} \Omega$ . Increasing the tunneling voltage results in a faster adaptation rate because of the larger tunneling current.

The noise spectrums with and without this adaptation scheme are compared in Fig. 11. It is shown that this adaptation scheme



Fig. 10. Adaptation step responses. Steps from 0 to 5 V and from 5 to 0 V are applied to the biased terminal of the sensor. The output voltage is adapted to the midrail by the injection and the tunneling mechanisms.



Fig. 11. Noise spectrum comparison. Using the tunneling and the injection mechanisms to autozero the output voltage does not affect the noise performance of the circuit over the frequency band of interest. Both spectrums are measured with audio MEMS sensor.

does not degrade the noise performance over the frequency band of interest. Introducing the floating-gate adaptation currents makes the low-frequency corner slightly higher. The corner frequency is at 0.2 Hz and is consistent with the extracted time constants from Fig. 10.

The power consumption in the charge adaptation circuit in Fig. 9 is in the range of milliwatts because the adaptation circuit is made up of discrete components. If these transistors are also integrated on chip and are designed to be long, the power consumption can be much lower. If the charge adaptation is implemented by using the topology of an autozeroing floating-gate amplifier introduced in [2], no extra power is consumed for the charge adaptation.

The externally applied tunneling voltage can be generated on chip using charge pump circuitry. In this case, the tunneling voltage, as well as the tunneling current, can be adjusted by the input voltage or the clock frequency of the charge pump. Consequently, the adaptation time constant can also be tuned on chip.



Fig. 12. Setup for the ultrasonic measurement. Capacitive sensing circuit is connected to a CMUT device. MOS-bipolar pseudo-resistor feedback scheme is used to stabilize the output dc voltage.

Since the tunneling junction is small and the tunneling current is in the range of pico-amps, the extra cost of the silicon area and the power consumption of the charge pump circuitry, including the clock generator, diodes, and capacitors, is usually low. In some applications, if the medium of the sensor is leaky and the leakage current is large enough to provide a fast adaptation time constant, the tunneling current is not necessary for charge adaptation. In this case, the tunneling voltage generator circuitry, as well as the tunneling junction, can be avoided altogether.

#### B. Setup and Measurements for Ultrasonic Applications

The charge amplifier approach has also been applied to sensing capacitive micromachined ultrasonic transducers (CMUT), which have been recently developed for ultrasound imaging [9], [10]. The measured leakage current of the CMUT device can be up to 500 pA. Besides the tunneling-injection adaptation scheme, MOS-bipolar pseudo-resistors can be used to provide the dc path to the floating node. Although transistors operating in the weak inversion region can also be used as large floating resistors [11], unlike the MOS-bipolar pseudo-resistors, their gate voltages need to be carefully biased.

A MOS-bipolar pseudo-resistor is a *p*FET transistor with the connection from the gate to the drain and the connection from the bulk to the source. It exhibits a very large resistance (exceeding  $10^{12} \Omega$ ) when the cross voltage is close to zero. Pseudo-resistors have been used in quasi-floating-gate transistor circuits [3] and the neural recording application [12]. To extend the output linearity, we use two pseudo-resistors in series to provide the dc path to the floating node.

The setup for the ultrasonic measurement is illustrated in Fig. 12. A piezo transducer is used to generate plane waves at 1 MHz using 16-V-peak five-cycle tone bursts at its input. The CMUT receiver is biased to 90-V dc at one of its terminals. The other terminal is connected to the sensing amplifier. The CMUT and the piezo device are submerged in the oil during the measurement. The capacitance of the CMUT sensor is about 2 pF



Fig. 13. Measured waveform from an ultrasonic transducer. The measured waveform from a charge amplifier that is connected to a CMUT device with a MOS-bipolar pseudo-resistor feedback scheme. The first acoustic signal arrives 15  $\mu$ s after the piezo transducer is activated.

TABLE II CMUT MEASUREMENT PARAMETERS

| Amplifier Power Supply            | 3.3V             |
|-----------------------------------|------------------|
| CMUT Bias Voltage                 | 90V              |
| CMUT Leakage Current              | $500\mathrm{pA}$ |
| CMUT Capacitance                  | $2\mathrm{pF}$   |
| Piezo Transducer Frequency        | 1MHz             |
| CMUT and Piezo Transducer Spacing | 2.2cm            |

and the maximum variance is about 1%. The resulting waveforms are also shown in Fig. 13. The initial highly distorted signal is due to the electromagnetic feedthrough. After 15  $\mu$ s, the first acoustic signal arrives from the piezo transducer to the CMUT receiver, which corresponds to a distance of 2.2 cm in the oil, as expected. By changing this distance and the relative alignment of the piezo and CMUT devices, the received signal and multiple echoes change drastically, again as expected from an ultrasound transmission experiment. Some important parameters for the CMUT measurement are listed in Table II.

## V. DESIGN PROCEDURE

Given the specifications of the minimum detectable capacitance ( $\Delta C_{\min}$ ), the bandwidth ( $\omega_{3dB}$ ), and the SNR, we try to optimize the current consumption ( $I_b$ ), the feedback capacitance ( $C_f$ ), the load capacitance ( $C_L$ ), and the total capacitance seen from the floating node ( $C_T \approx C_{\text{sensor}} + C_w$ ). The known variables include the bias voltage for the sensing capacitor ( $V_{\text{bias}}$ ) and the maximum input linear voltage of the transconductance amplifier ( $\Delta V_{\text{lin,max}}$ ). It is also assumed that the maximum output linear range is not limited by the supply rails but only affected by the nonlinearity of the OTA. The design starts from the sensitivity expression

$$\Delta C_{\min}^2 = \hat{V}_{\text{out,total}}^2 \cdot \left(\frac{C_f}{V_{\text{bias}}}\right)^2 = \frac{nqU_T}{2\kappa V_{\text{bias}}^2} \cdot \frac{C_T C_f}{C_o}$$
(20)

|                   | [17]                  | [19]                      | [22]                 | [20]                             | [21]                  | [23]                  | This work               |
|-------------------|-----------------------|---------------------------|----------------------|----------------------------------|-----------------------|-----------------------|-------------------------|
| Method            | Fig. 14(b)            | Fig. 14(b)                | Fig. 14(e)           | Fig. 14(d)                       | Fig. 14(h)            | Fig. 14(f)            | Fig. 6                  |
| Differential Cap. | Yes                   | Yes                       | No                   | No                               | No                    | No                    | No                      |
| Bandwidth (Hz)    | 2K                    | $1 \sim 100$              | $100\sim 15 {\rm K}$ | $100\sim 10 {\rm K}$             | $100\sim 10 {\rm K}$  | $100\sim 10 {\rm K}$  | $20 \sim 20 \mathrm{K}$ |
| Noise floor       | $1.12\mathrm{aF}$     | $3.75\mathrm{aF}$         | 27 dB SPL            | $4.8\mu { m V_{rms}}$            | $25 \mathrm{dB}$ SPL  | $30\mu { m V_{rms}}$  | 83 aF                   |
| Output ref. noise | $316\mu { m V_{rms}}$ | $4.1\mu \mathrm{V_{rms}}$ | $4.5\mu V_{rms}$     | $\sim 100  \mu \mathrm{V_{rms}}$ | $5.6\mu { m V_{rms}}$ | $300\mu { m V_{rms}}$ | $341\mu V_{rms}$        |
| $V_{ m out,max}$  | 0.13V                 | -                         | 0.2V                 | 0.51V                            | 0.5V                  | 0.2V                  | 1V                      |
| THD               | $-60\mathrm{dB}$      | -                         | $-20\mathrm{dB}$     | $-40\mathrm{dB}$                 | -                     | $-50\mathrm{dB}$      | $-38\mathrm{dB}$        |
| SNR (dB)          | 77                    | -                         | 93                   | 80                               | 95                    | 54                    | 69                      |
| Power             | $30\mathrm{mW}$       | $20\mathrm{mW}$           | $150\mu W$           | $96\mu W$                        | $60\mu W$             | $24\mu\mathrm{W}$     | $1\mu W$                |

TABLE III Performance Comparison

where  $\Delta C_{\min}$  is the minimum detectable capacitance. From (20) and (18), the conditions for  $C_T$  and  $C_f/C_L$  can be given as

$$\frac{C_f C_T}{C_L} \le \Delta C_{\min}^2 \cdot \frac{2\kappa V_{\text{bias}}^2}{nqU_T}.$$
(21)

$$\frac{C_T C_L}{C_f} \ge \text{SNR} \cdot \frac{ng U_T}{2\kappa \Delta V_{\text{lin,max}}^2}.$$
(22)

Therefore

$$\frac{C_f}{C_L} \le \Delta C_{\min} \cdot \frac{2\kappa V_{\text{bias}} \Delta V_{\text{lin,max}}}{nq U_T \sqrt{\text{SNR}}}$$
(223)

$$C_T \ge \Delta C_{\min} \cdot \sqrt{\text{SNR}} \cdot \frac{V_{\text{bias}}}{\Delta V_{\text{lin,max}}}.$$
 (24)

Because only the ratio of  $C_f$  to  $C_L$  matters, reasonable and practical values can be chose for these two capacitances.

The next step is to determine the current consumption for a given bandwidth. Assuming that the transistors in the OTA differential pair operate in the subthreshold region, (12) can be substituted into (5) and the required current consumption can be expressed as

$$I_b \ge \omega_{3dB} \cdot \frac{C_T C_o}{C_f} \frac{2U_T}{\kappa}.$$
(25)

The current consumption is usually determined by (24).

#### VI. COMPARISON AND CONCLUSION

One common approach to detecting capacitive changes is using the switched-capacitor (SC) circuit with a charge amplifier [13], as shown in Fig. 14(a). Switches are inserted to reset the charge on the connecting node. Correlated double sampling (CDS) [14] techniques are also used [15], [16] to reduce the low-frequency noise and the dc offset. Issues like noise-folding, clock feed-through, and charge sharing need to be taken care of. For applications that require very high sensitivity, lock-in capacitive sensing is one of the most popular techniques [17]–[19]. As shown in Fig. 14(b), because of the modulation scheme, these circuits consume lots of power, usually in the milliwatt range and are very complicated. In either the SC or lock-in approaches, the sensing circuits process the entire charge on the sensing capacitor, instead of only the minute portion caused by the capacitance change. To cancel



Fig. 14. Previous approaches to capacitive sensing. (a) Switched-capacitor approach. (b) Lock-in approach. (c) A self-biased JFET buffer as a microphone interface circuit. (d) The current through JFET is sensed and amplified to improve PSRR. (e)–(h) Diodes or linearized OTA are used as a large resistor, and the voltage is directly amplified or buffered and then amplified.

the effect of the large static capacitance, differential capacitor structures are necessary.

The differential capacitor structure is not available in the MEM capacitive microphone sensor. Traditional approaches usually convert the capacitive current into a voltage that is amplified in the following stages. A self-biased JFET buffer shown in Fig. 14(c) is the most commonly used interface circuit for electret condenser microphones (ECMs). However, JFET is not compatible with the CMOS process and the gain is highly sensitive to the parasitic interconnect capacitance. In [20], the current through the JFET is sensed and amplified to improve the power supply rejection ration (PSRR) as shown in Fig. 14(d). Other approaches use diodes [21], [22] or a unity-gain feedback OTA [23] as a large resistor to convert the current to a voltage. The resulting voltage can be amplified directly or can be buffered and amplified in the next stage, as shown in Fig. 14(e)-(h). These approaches usually have much lower power consumption compared with the SC and the lock-in techniques. However, the linearity is usually poor. In this work, we can achieve ultralow-power consumption and a large output dynamic range with high linearity. We compare our work with others in Table III. Although the capacitive feedback charge amplifier is a simple topology, we detailed the noise, the maximum dynamic range, and the SNR analysis in this paper. Because the circuit only amplifies the charge resulting from the capacitance change in the first stage without any I-V conversion or modulation, it consumes ultralow power and achieves high linearity. An autozeroing method adopted from floating-gate circuit techniques has been demonstrated to deal with the charge and the leakage current at the floating node without affecting the performance. Pseudo-resistors can also be used to provide the dc path to the floating node. We have demonstrated these techniques in the applications of audio MEMS microphones and ultrasonic transducers.

#### REFERENCES

- M. Kucic, A. Low, P. Hasler, and J. Neff, "A programmable continuous-time floating-gate fourier processor," *IEEE Trans. Circuit Syst. II, Analog Digit. Signal Process.*, vol. 48, no. 1, pp. 90–99, Jan. 2001.
- [2] P. Hasler, B. A. Minch, and C. Diorio, "An autozeroing floating-gate amplifier," *IEEE Trans. Circuit Syst. II, Analog Digit. Signal Process.*, vol. 48, no. 1, pp. 74–82, Jan. 2001.
- [3] J. Ramirez-Angulo, A. J. Lopez-Martin, R. G. Carvajal, and F. M. Chavero, "Very low-voltage analog signal processing based on quasifloating gate transistors," *IEEE J. Solid-State Circuits*, vol. 39, no. 6, pp. 434–442, Jun. 2004.
- [4] S.-Y. Peng, M. S. Qureshi, P. E. Hasler, N. A. Hall, and F. L. Degertekin, "High signal-to-noise ratio capacitive sensing transducer," in *Proc. IEEE Int. Symp. Circuits Syst.*, May 2006, pp. 1175–1178.
- [5] S.-Y. Peng, M. S. Qureshi, A. Basu, P. E. Hasler, and F. L. Degertekin, "A floating-gate based low-power capacitive sensing interface circuit," in *Proc. IEEE Custom Integr. Circuits Conf.*, Sep. 2006, pp. 257–260.
- [6] R. Schreier, J. Silva, J. Steensgaard, and G. C. Temes, "Design-oriented estimation of thermal noise in switched-capacitor circuits," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 52, no. 11, pp. 2358–2368, Nov. 2005.
- [7] N. A. Hall, B. Bicen, M. K. Jeelani, W. Lee, M. S. Qureshi, and F. L. Degertekin, "Micromahined microphones with diffraction-based optical displacement detection," *J. Acoust. Soc. Amer.*, vol. 118, no. 5, Nov. 2005.
- [8] P. Hasler, "Continuous-time feedback in floating-gate MOS circuits," *IEEE Trans. Circuits Syst. II, Analog Digit. Signal Process.*, vol. 48, no. 1, pp. 56–64, Jan. 2001.
- [9] B. T. Khuri-Yakub, C.-H. Cheng, F. L. Degertekin, S. Ergun, S. Hansen, X. C. Jin, and O. Oralkan, "Silicon micromachined ultrasonic transducers," *Jpn. J. Appl. Phys.*, vol. 39–1, pp. 2883–7, 2000.
- [10] J. Knight, J. McLean, and F. L. Degertekin, "Low temperature fabrication of immersion capacitive micromachined ultrasonic transducers on silicon and dielectric substrates," *IEEE Trans. Ultrason. Ferroelect. Freq. Conv.*, vol. 51, no. 10, pp. 1324–1333, Oct. 2004.

- [11] C. Muñiz-Montero, R. G. Carvajal, A. Díaz-Sánchez, and J. M. Rocha-Pérez, "New strategies to improve offset and the speed-accuracy-power tradeoff in CMOS amplifiers," *Analog Integr. Circuits Signal Process.*, vol. 53, no. 2-3, pp. 63–152.
- [12] R. R. Harrison and C. Charles, "A low-power low-noise CMOS amplifier for neural recording applications," *IEEE J. Solid-State Circuits*, vol. 38, no. 6, pp. 958–965, Jun. 2003.
- [13] J. Zhang, J. Zhou, and A. Mason, "Highly adaptive transducer interface circuit for multiparameter microsystems," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 54, no. 1, pp. 167–178, Jan. 2007.
- [14] C. C. Enz and G. C. Temes, "Circuit techniques for reducing the effects of op-amp imperfections: autozeroing, correlated double sampling, and chopper stabilization," *Proc. IEEE*, vol. 84, no. 11, pp. 1584–1614, Nov. 1996.
- [15] W. Bracke, P. Merken, R. Puers, and C. V. Hoof, "Ultra-low-power interface chip for autonomous capacitive sensor systems," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 54, no. 1, pp. 130–140, Jan. 2007.
- [16] S. L. Garverick, M. L. Nagy, N. K. Rao, D. K. Hartsfield, and A. Purushotham, "A capacitive sensing integrated circuit for detection of micromotor critical angles," *IEEE J. Solid-State Circuits*, vol. 32, no. 1, pp. 23–30, Jan. 1997.
- [17] J. Wu, G. K. Fedder, and L. R. Carley, "A low-noise low-offset capacitive sensing amplifier for a 50-μg/√Hz monolithic CMOS MEMS accelerometer," *IEEE J. Solid-State Circuits*, vol. 39, no. 5, pp. 722–730, May 2004.
- [18] A. Sadat, H. Qu, C. Yu, J. S. Yuan, and H. Xie, "Low-power CMOS wireless MEMS motion sensor for physiological activity monitoring," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 51, no. 12, pp. 2539–2551, Dec. 2004.
- [19] M. Tavakoli and R. Sarpeshkar, "An offset-canceling low-noise lock-in architecture for capacitive sensing," *IEEE J. Solid-State Circuits*, vol. 38, no. 2, pp. 244–53, Feb. 2003.
- [20] M. W. Baker and R. Sarpeshkar, "A low-power high-PSRR currentmode microphone preamplifier," *IEEE J. Solid-State Circuits*, vol. 38, no. 10, pp. 1671–1678, Oct. 2003.
- [21] C. E. Furst, "A low-noise/low-power preamplifier for capacitive microphones," in *Proc. IEEE Int. Symp. Circuits Syst.*, May 1996, vol. 1, pp. 477–480.
- [22] M. Pederson, W. Olthuis, and P. Bergveld, "High-performance condenser microphone with fully integrated CMOS amplifier and DC-DC voltage converter," *IEEE J. Microelectromech. Syst.*, vol. 7, no. 4, pp. 387–394, Dec. 1998.
- [23] J. Silva-Martinez and J. Alcedo-Suner, "A CMOS preamplifier for electret microphones," in *Proc. IEEE Int. Symp. Circuits Syst.*, May 1995, vol. 3, pp. 1868–1871.



Sheng-Yu Peng (S'02) received the B.S. and M.S. degrees in electrical engineering from National Taiwan University, Taipei, Taiwan, R.O.C., in 1995 and 1997 respectively, and the M.S. degree in electrical and computer engineering from Cornell University, Ithaca, NY, in 2004. He is currently working toward the Ph.D. degree in electrical and computer engineering at the Georgia Institute of Technology, Atlanta.

His research interests include interface circuits for sensors, floating-gate transistor circuits, low-power analog signal processing, and machine learning.

Mr. Peng received the Best Student Paper Award at the 2006 IEEE International Ultrasonics Symposium.



**Muhammad S. Qureshi** (S'98) received the B.S. degree from Texas A&M University, College Station, in 2000 and the M.S. degree from the Georgia Institute of Technology (Georgia Tech), Atlanta, in 2002, both in electrical and computer engineering. He is currently working toward the Ph.D. degree in electrical and computer engineering at Georgia Tech.

He has been an intern with Texas Instruments, National Semiconductor, and Intel Corporations. His research interests include low-power circuits, MEMS sensor interfaces, optoelectronics, and mixed-signal/RF circuits for communication blocks.

Mr. Qureshi is a member of Eta Kappa Nu, Sigma Xi, and Golden Key.